Downloads provided by UsageCounts
handle: 2117/100853 , 11583/2667644
System reliability estimation during early design phases facilitates informed decisions for the integration of effective protection mechanisms against different classes of hardware faults. When not all system abstraction layers (technology, circuit, microarchitecture, software) are factored in such an estimation model, the delivered reliability reports must be excessively pessimistic and thus lead to unacceptably expensive, over-designed systems. We propose a scalable, cross-layer methodology and supporting suite of tools for accurate but fast estimations of computing systems reliability. The backbone of the methodology is a component-based Bayesian model, which effectively calculates system reliability based on the masking probabilities of individual hardware and software components considering their complex interactions. Our detailed experimental evaluation for different technologies, microarchitectures, and benchmarks demonstrates that the proposed model delivers very accurate reliability estimations (FIT rates) compared to statistically significant but slow fault injection campaigns at the microarchitecture level.
Peer Reviewed
Cross-layer reliability, [SPI.NANO] Engineering Sciences [physics]/Micro and nanotechnologies/Microelectronics, Dependable computing system, Computational modeling, Reliability modeling, Software reliability, Bayes methods, Hardware, Àrees temàtiques de la UPC::Informàtica::Arquitectura de computadors, Hardware -- Reliability, Ordinadors -- Fiabilitat, DIGITAL SYSTEM DESIGN TEST AND VERIFICATION; cross-layer reliability; dependable computing system; reliability modeling; Applied Mathematics; Electrical and Electronic Engineering, Estimation, :Informàtica::Arquitectura de computadors [Àrees temàtiques de la UPC], Software
Cross-layer reliability, [SPI.NANO] Engineering Sciences [physics]/Micro and nanotechnologies/Microelectronics, Dependable computing system, Computational modeling, Reliability modeling, Software reliability, Bayes methods, Hardware, Àrees temàtiques de la UPC::Informàtica::Arquitectura de computadors, Hardware -- Reliability, Ordinadors -- Fiabilitat, DIGITAL SYSTEM DESIGN TEST AND VERIFICATION; cross-layer reliability; dependable computing system; reliability modeling; Applied Mathematics; Electrical and Electronic Engineering, Estimation, :Informàtica::Arquitectura de computadors [Àrees temàtiques de la UPC], Software
| selected citations These citations are derived from selected sources. This is an alternative to the "Influence" indicator, which also reflects the overall/total impact of an article in the research community at large, based on the underlying citation network (diachronically). | 22 | |
| popularity This indicator reflects the "current" impact/attention (the "hype") of an article in the research community at large, based on the underlying citation network. | Top 10% | |
| influence This indicator reflects the overall/total impact of an article in the research community at large, based on the underlying citation network (diachronically). | Top 10% | |
| impulse This indicator reflects the initial momentum of an article directly after its publication, based on the underlying citation network. | Top 10% |
| views | 45 | |
| downloads | 160 |

Views provided by UsageCounts
Downloads provided by UsageCounts