Powered by OpenAIRE graph
Found an issue? Give us feedback
image/svg+xml art designer at PLoS, modified by Wikipedia users Nina, Beao, JakobVoss, and AnonMoos Open Access logo, converted into svg, designed by PLoS. This version with transparent background. http://commons.wikimedia.org/wiki/File:Open_Access_logo_PLoS_white.svg art designer at PLoS, modified by Wikipedia users Nina, Beao, JakobVoss, and AnonMoos http://www.plos.org/ ZENODOarrow_drop_down
image/svg+xml art designer at PLoS, modified by Wikipedia users Nina, Beao, JakobVoss, and AnonMoos Open Access logo, converted into svg, designed by PLoS. This version with transparent background. http://commons.wikimedia.org/wiki/File:Open_Access_logo_PLoS_white.svg art designer at PLoS, modified by Wikipedia users Nina, Beao, JakobVoss, and AnonMoos http://www.plos.org/
ZENODO
Article
Data sources: ZENODO
addClaim

Optimizing Digital Signal Processing with Half-Precision Floating-Point Arithmetic

Authors: Dr. Elianore Quasar and Dr. Kaia Rykhard;

Optimizing Digital Signal Processing with Half-Precision Floating-Point Arithmetic

Abstract

—For dealing with digital signals in real time, parameters like, speed of operation, hardware requirement, power and area, must take into consideration Implementation of FFT, with less number of logic gates which helps to reduce area and power required for the design. With this motto multipliers are replaced with pass logic. To represent twiddle factors, standard IEEE floating point format is used. By considering The end user application, twiddle factors are represented in half precision format. So that it helps to increase the speed of application. FFT is completed with complex floating point multiplier, complex floating point adder/subtractor. All design is implemented in Verilog HDL in Quartus II web edition for Cyclone 4E FPGA family. The Synthesized RTL description is tested /simulated in ModelSim simulator

Powered by OpenAIRE graph
Found an issue? Give us feedback