Downloads provided by UsageCounts
{"references": ["G. C. Buttazzo, \"Hard Real-Time Computing Systems - Predictable Scheduling Algorithms and Applications,\" Third edition, Springer, 2011, ISBN: 978-1-4614-0675-4.", "W. Stallings, \"Computer Organization and Architecture,\" 10th Edition, 2015, ISBN: 978-0134101613.", "E. Dodiu and V. G. Gaitan, \"Custom designed CPU architecture based on a hardware scheduler and independent pipeline registers \u2013 concept and theory of operation\" in IEEE EIT International Conference on Electro-Information Technology, Indianapolis, IN, USA, pp. 1-5, May 2012.", "V. G. Gaitan, N. C. Gaitan, and I. Ungurean, \"CPU Architecture Based on a Hardware Scheduler and Independent Pipeline Registers,\" in IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 23, no. 9, pp. 1661-1674, Sept. 2015.", "J. Shawash, and D. R. Selviah, \"Real-time nonlinear parameter estimation using the Levenberg\u2013Marquardt algorithm on field programmable gate arrays,\" IEEE Trans. Ind. Electron., vol. 60, no. 1, pp. 170\u2013176, Jan. 2013.", "M. Shahbazi, P. Poure, S. Saadate, and M. R. Zolghadri, \"Fault-tolerant five-leg converter topology with FPGA-based reconfigurable control,\" IEEE Trans. Ind. Electron., vol. 60, no. 6, pp. 2284\u20132294, Jun. 2013.", "T. T. Phuong, K. Ohishi, Y. Yokokura, and C. Mitsantisuk, \"FPGA-based high-performance force control system with friction-free and noisefree force observation,\" IEEE Trans. Ind. Electron., vol. 61, no. 2, pp. 994\u20131008, Feb. 2014.", "D. A. Patterson and J. L. Hennessy, \"Computer Organization and Design, Revised Fourth Edition: The Hardware-Software Interface,\" Fourth Edition, 2011, ISBN: 978-0-12-374750-1.", "I. Zagan, \"Improving the performance of CPU architectures by reducing the Operating System overhead,\" in the 3rd IEEE Workshop on Advances in Information, Electronic and Electrical Engineering AIEEE'2015, pp. 1-6, 13-14 Nov. 2015, Riga, Latvia.\n[10]\t\"MIPS\u00ae Architecture for Programmers Volume I-A: Introduction to the MIPS32\u00ae Architecture,\" Revision 3.02, Mar. 2011, Available: https://courses.engr.illinois.edu/cs426/Resources/MIPS32INT-AFP-03.02.pdf (Accessed: May 2016).\n[11]\tI. Zagan and V. G. Gaitan, \"Schedulability Analysis of nMPRA Processor based on Multithreaded Execution,\" in 13rt International Conference on Development and Application Systems, Suceava, Romania, pp. 130-134, May 19-21, 2016.\n[12]\thttp://opencores.org/project,mips32r1 (Accessed: Sept. 2015).\n[13]\twww.xilinx.com/support/documentation/boards_and.../ug885_VC707_Eval_Bd.pdf (Accessed: Aug. 2016).\n[14]\tE. E Moisuc, A. B. Larionescu, and V. G. Gaitan, \"Hardware Event Treating in nMPRA,\" in 12rt International Conference on Development and Application Systems, Suceava, Romania, pp. 66-69, 15\u201317 May, 2014.\n[15]\tI. Zagan, \"Real-time evaluation of nMPRA CPU Architecture based on Multithreaded Execution,\" in 8th International Conference on Computer Science and Information Technology, Amsterdam, Netherlands, 10\u201311 Dec. 2015.\n[16]\tN. C. Gaitan, I. Zagan, and V. G. Gaitan, \"Predictable CPU Architecture Designed for Small Real-Time Application - Concept and Theory of Operation,\" International Journal of Advanced Computer Science and Applications \u2013 IJACSA, vol. 6, no. 4, 2015."]}
The development of CPUs and of real-time systems based on them made it possible to use time at increasingly low resolutions. Together with the scheduling methods and algorithms, time organizing has been improved so as to respond positively to the need for optimization and to the way in which the CPU is used. This presentation contains both a detailed theoretical description and the results obtained from research on improving the performances of the nMPRA (Multi Pipeline Register Architecture) processor by implementing specific functions in hardware. The proposed CPU architecture has been developed, simulated and validated by using the FPGA Virtex-7 circuit, via a SoC project. Although the nMPRA processor hardware structure with five pipeline stages is very complex, the present paper presents and analyzes the tests dedicated to the implementation of the CPU and of the memory on-chip for instructions and data. In order to practically implement and test the entire SoC project, various tests have been performed. These tests have been performed in order to verify the drivers for peripherals and the boot module named Bootloader.
real-time systems, scheduling methods., Hardware scheduler, nMPRA processor
real-time systems, scheduling methods., Hardware scheduler, nMPRA processor
| selected citations These citations are derived from selected sources. This is an alternative to the "Influence" indicator, which also reflects the overall/total impact of an article in the research community at large, based on the underlying citation network (diachronically). | 0 | |
| popularity This indicator reflects the "current" impact/attention (the "hype") of an article in the research community at large, based on the underlying citation network. | Average | |
| influence This indicator reflects the overall/total impact of an article in the research community at large, based on the underlying citation network (diachronically). | Average | |
| impulse This indicator reflects the initial momentum of an article directly after its publication, based on the underlying citation network. | Average |
| views | 3 | |
| downloads | 4 |

Views provided by UsageCounts
Downloads provided by UsageCounts